How to Reduce Parasitic Capacitance in Your PCB Layout

Sdílet
Vložit
  • čas přidán 5. 09. 2024

Komentáře • 22

  • @Mahesh-uy8jw
    @Mahesh-uy8jw Před 2 lety +3

    Thank you so much Zach for all the content. I have been watching your content for past 6months and I just got a good job opportunity at Capgemini as High speed HW designer. Your content enriched my knowledged and improved my skills.🙏

  • @jhonzumaeta
    @jhonzumaeta Před 2 lety +2

    Thank you so much! I appreciate these types of videos.

  • @Tronixlabs
    @Tronixlabs Před 2 lety +1

    These videos are quite interesting, and add a lot of value to the world of PCB design. Thank you.

  • @2mcolours
    @2mcolours Před 8 měsíci +1

    Pls one video on single layer pcb design through hole components without schematic dia.

    • @Zachariah-Peterson
      @Zachariah-Peterson Před 8 měsíci

      Are you asking how to create a design without using schematics? That is not the proper way to create circuit boards, you have to create schematics as this is what defines all the net connections in the PCB layout.

    • @2mcolours
      @2mcolours Před 8 měsíci

      @@Zachariah-Peterson thanks for feedback. Ok 1 video making single layer design through hole and some smd parts. Please request 🙏❤️

  • @user-ty2uz4gb7v
    @user-ty2uz4gb7v Před rokem +2

    So is it accurate to say that in theory, all traces should be as far away from each other as possible?

    • @Zachariah-Peterson
      @Zachariah-Peterson Před rokem +1

      Maybe a better way to say it is, in theory, trace spacing to ground distance ratio should be as large as possible as this is the best way to reduce crosstalk and mutual capacitance when dealing with digital signals.

  • @deangreenhough3479
    @deangreenhough3479 Před 2 lety +1

    Great video. Learned a few things and look forward to how you apply it in Altium along with some real world examples 😁🏴󠁧󠁢󠁥󠁮󠁧󠁿

  • @JawwadHafeez
    @JawwadHafeez Před rokem

    Pcb manufacturers offer differnt stackup layer thicknesses for multilayer boards. Eg in some prepeg between top layer and next layer is 3.8 mils and 8 mils ...
    Plz describe such qs in a future lecture ... appreciate

    • @Zachariah-Peterson
      @Zachariah-Peterson Před rokem

      We have not looked at this specifically but I have shown through calculation some ways that the layer thickness (distance to ground) affects parasitic capacitance between two elements. I do this in the linked blog titled "Parasitic Extraction with an Electromagnetic Solver in PCB Routing" and I've done it more recently in a video on crosstalk.

  • @amoldeshpande9826
    @amoldeshpande9826 Před 2 lety

    Very knowledgeable..

  • @Bob-tu9jq
    @Bob-tu9jq Před 2 lety

    you dha man, Zack!!!

  • @gillsejusbates6938
    @gillsejusbates6938 Před 6 měsíci

    whyq do you look so small on camera? cant get this out of my head

    • @Zachariah-Peterson
      @Zachariah-Peterson Před 5 měsíci

      static.wikia.nocookie.net/memepediadankmemes/images/c/cc/Wat8.jpg

  • @lovutube1231
    @lovutube1231 Před 11 měsíci

    Get new pens---the ones u have, have run out of ink.